DIY编程器网

 找回密码
 注册

QQ登录

只需一步,快速开始

扫一扫,访问微社区

查看: 762|回复: 0
打印 上一主题 下一主题

[接口电路] 基于LPC2930设计的高速USB-OTG接口方案

[复制链接]
跳转到指定楼层
楼主
发表于 2012-1-18 00:44:34 | 只看该作者 回帖奖励 |倒序浏览 |阅读模式
LPC2930是集成了ARM968E-S CPU核和两个TCM区块的MCU,工作频率高达125MHz,并具有全速USb 2.0 Host/OTG/Device控制器,CAN和LIN,56 kb SRAM,外接存储器接口,三个10位ADC和多种串行接口,可广泛应用在消费电子,工业和通信市场。本文介绍了LPC2930主要特性和优势,整体方框图和各种功能的方框图,包括时钟区框图,调制和取样控制子系统(MSCSS)方框图,ADC方框图,PWM方框图,PCRSS方框图,CGU0和CGU1方框图,时钟发生架构图和PLL方框图以及自供电USb接口框图与USb OTG端口配置图。The LPC2930 combine an ARM968E-S CPU core with two integrated TCM blocks operating at frequencies of up to 125 MHz, Full-speed USb 2.0 Host/OTG/Device controller, CAN and LIN, 56 kb SRAM, external memory interface, three 10-bit ADCs, and multiple serial and parallel interfaces in a single chip targeted at consumer, industrial, and communication markets. To optimize system power consumption, the LPC2930 has a very flexible Clock Generation Unit (CGU) that provides dynamic clock gating and scaling.LPC2930主要特性和优势:ARM968E-S processor running at frequencies of up to 125 MHz maximum.Multilayer AHb system bus at 125 MHz with four separate layers.On-chip memory:Two Tightly Coupled Memories (TCM), 32 kb Instruction TCM (ITCM), 32 kb Data TCM (DTCM).Two separate internal Static RAM (SRAM) instances; 32 kb SRAM and 16 kb SRAM.8 kb ETb SRAM, also usable for code execution and data.Dual-master, eight-channel GPDMA controller on the AHb multilayer matrix which can be used with the SPI interfaces and the UARTs, as well as for memory-to-memory transfers including the TCM memories.External Static Memory Controller (SMC) with eight memory banks; up to 32-bit data bus; up to 24-bit address bus.Serial interfaces:USb 2.0 full-speed Host/OTG/Device controller with dedicated DMA controller and on-chip device PHY.Two-channel CAN controller supporting FullCAN and extensive message filteringTwo LIN master controllers with full hardware support for LIN communication. The LIN interface can be configured as UART to provide two additional UART interfaces.Two 550 UARTs with 16-byte Tx and Rx FIFO depths, DMA support, modem control, and RS-485/EIA-485 (9-bit) support.Three full-duplex Q-SPIs with four slave-select lines; 16 bits wide; 8 locations deep;Tx FIFO and Rx FIFO.Two I2C-bus interfaces.Other peripherals:One 10-bit ADC with 5.0 V measurement range and eight input channels with conversion times as low as 2.44 μs per channel.Two 10-bit ADCs, 8-channels each, with 3.3 V measurement range provide an additional 16 analog inputs with conversion times as low as 2.44 μs per channel.Each channel provides a compare function to minimize interrupts.Multiple trigger-start option for all ADCs: timer, PWM, other ADC, and external signal input.Four 32-bit timers each containing four capture-and-compare registers linked to I/Os.Four six-channel PWMs (Pulse-Width Modulators) with capture and trap functionality.Two dedicated 32-bit timers to schedule and synchronize PWM and ADC.Quadrature encoder interface that can monitor one external quadrature encoder.32-bit watchdog with timer change protection, running on safe clock.Up to 152 general-purpose I/O pins with programmable pull-up, pull-down, or bus keeper.Vectored Interrupt Controller (VIC) with 16 priority levels.Up to 22 level-sensitive external interrupt pins, including USb, CAN and LIN wake-up features.Processor wake-up from power-down via external interrupt pins, CAN, or LIN activity.Configurable clock-out pin for driving external system clocks.Flexible Reset Generator Unit (RGU) able to control resets of individual modules.Flexible Clock-Generation Unit (CGU) able to control clock frequency of individual modules:On-chip very low-power ring oscillator; fixed frequency of 0.4 MHz; always on to provide a Safe_Clock source for system monitoring.On-chip crystal oscillator with a recommended operating range from 10 MHz to 25 MHz. PLL input range 10 MHz to 25 MHz.On-chip PLL allows CPU operation up to a maximum CPU rate of 125 MHz.Generation of up to 11 base clocks.Seven fractional dividers.Second, dedicated CGU with its own PLL generates USb clocks and a configurable clock output.Highly configurable system Power Management Unit (PMU):clock control of individual modules.allows minimization of system operating power consumption in any configuration.Standard ARM test and debug interface with real-time in-circuit emulator.boundary-scan test supported.ETM/ETb debug functions with 8 kb of dedicated SRAM also accessible for application code and data storage.Dual power supply:CPU operating voltage: 1.8 V ± 5 %.I/O operating voltage: 2.7 V to 3.6 V; inputs tolerant up to 5.5 V.208-pin LQFP package.?40℃pplication  to +85℃ ambient operating temperature range.

图1。LPC2930方框图


                          
                       
                          
                                图2。LPC2930时钟区框图

图3。LPC2930调制和取样控制子系统(MSCSS)方框图

图4。LPC2930 ADC方框图

图5。LPC2930 PWM方框图

图6。LPC2930 PCRSS方框图

图7。LPC2930 CGU0方框图

图8。LPC2930时钟发生架构图

图9。LPC2930 PLL方框图


                          
                       
                          
                                图10。LPC2930 CGU1方框图

图11。LPC2930 自供电USb接口框图

图12。LPC2930 总线供电USb接口框图

图13。LPC2930 USb端口配置图:USb端口1 OTG双规设备,USb端口2主机

图13。LPC2930 USb OTG端口配置图:USb端口1 主机,USb端口2主机

图14。LPC2930 USb OTG端口配置图:USb端口2 设备,USb端口1主机
                          
                       
                          
                               
分享到:  QQ好友和群QQ好友和群 QQ空间QQ空间 腾讯微博腾讯微博 腾讯朋友腾讯朋友 微信微信
收藏收藏 分享分享 支持支持 反对反对
您需要登录后才可以回帖 登录 | 注册

本版积分规则

小黑屋|文字版|手机版|DIY编程器网 ( 桂ICP备14005565号-1 )

GMT+8, 2024-5-4 04:55 , 耗时 0.094060 秒, 18 个查询请求 , Gzip 开启.

各位嘉宾言论仅代表个人观点,非属DIY编程器网立场。

桂公网安备 45031202000115号

DIY编程器群(超员):41210778 DIY编程器

DIY编程器群1(满员):3044634 DIY编程器1

diy编程器群2:551025008 diy编程器群2

QQ:28000622;Email:libyoufer@sina.com

本站由桂林市临桂区技兴电子商务经营部独家赞助。旨在技术交流,请自觉遵守国家法律法规,一旦发现将做封号删号处理。

快速回复 返回顶部 返回列表